In n – bit carry look ahead adder output (carry propagation) is independent of Cin. Therefore less delay as compared to n – bit ripple carry adder. But look ahead carry adder requires complex circuitry as  $\frac{n (n+1)}{2}$  AND & n 'OR' gates for n bit addition.

∴ (a) is true.

# **Sequential Circuit**

**Q1.** Match the following state diagrams to the 4 flip-flops: JK flip-flop, D flip-flop, SR flip-flop, and T flip-flop. Don't-care value is indicated by "x".









- (A) (a) T Flip-Flop, (b) JK FlipFlop (c) D FlipFlop (d) SR FlipFlop
- (B) (a)- D Flip-Flop, (b) JK FlipFlop (c)- T FlipFlop (d) SR FlipFlop

(d)

- (C) (a)- D Flip-Flop, (b) SR FlipFlop (c)- T FlipFlop (d) JK FlipFlop
- (D) (a)- D Flip-Flop, (b) JK FlipFlop (c)- SR FlipFlop (d) T FlipFlop

Answer :- C

# Solution

Characteristic table:

D Flip flop

| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |

$$Q_{n+1} = D$$

State diagram can be drawn as



# R-S flip flop:

| Qn | R | S | Q <sub>n+1</sub> |
|----|---|---|------------------|
| 0  | 0 | 0 | 0                |
| 1  | 0 | 0 | 1                |
| 0  | 0 | 1 | 1                |
| 1  | 0 | 1 | 1                |
| 0  | 1 | 0 | 0                |
| 1  | 1 | 0 | 0                |
| ×  | 1 | 1 | invalid          |

State diagram can be drawn as



Excitation table for R S flip flop:

| Qn | Q <sub>n+1</sub> | R | S |
|----|------------------|---|---|
| 0  | 0                | × | 0 |
| 0  | 1                | 0 | 1 |
| 1  | 0                | 1 | 0 |
| 1  | 1                | 0 | × |

By looking excitation table, we can easily draw transition from current state to next state.

R -S matches with the option (b).

# T flip flop:

| / / |                  |   |
|-----|------------------|---|
| Qn  | Q <sub>n+1</sub> | T |
| 0   | 0                | 0 |
| 0   | 1                | 1 |
| 1   | 0                | 1 |
| 1   | 1                | 0 |

$$Q_{n+1} = T \oplus Q_n$$

Characteristic equation

Matches with option ©.

# J K flip flop;-

| Qn | Q <sub>n+1</sub> | J | K |
|----|------------------|---|---|
| 0  | 0                | 0 | × |
| 0  | 1                | 1 | × |
| 1  | 0                | × | 0 |
| 1  | 1                | × | 0 |



Matches with (d).

Q2. Consider the following sequential circuit?(Assume initial clock is 00)



What is the output AB of the circuit after two clock cycle?

(a) 00

(b) 01

(c) 10

(d) 11

**Answer:-B** 

Solution

$$A^+ = (\overline{A} + B)' \oplus A$$

$$= A\overline{B} \oplus A$$

$$= A\overline{B}.\overline{A} + A.\overline{A}\overline{B}$$

$$= A (\overline{A} + B) = AB$$

$$= A^+ = AB$$

 $B^+ = \overline{A} + B$ 

AB CLOCK → A+ B+

 $00 \xrightarrow{1ST} 0 1$ 

 $01 \xrightarrow{2ND} 0 1$ 

Q3. If the current state is Q3Q2Q1Q0=0101, then after the next positive edge of the clock signal the new state of Q3Q2Q1Q0 will be:



- (a) 0110
- (b) 1111
- (c) 1011
- (d) 1110

Answer:- D

#### Solution

 $T_3$ &  $T_1$  are synchronous while ( $T_2$  changes its o/p when  $T_3$  falls from 1 to 0).

(To changes its o/p when  $T_1$  rises from 0 to 1).

Now  $Q_3 Q_2 Q_1 Q_0 Q_3^+ Q_2^+ Q_1^+ Q_0^+$ 

$$0 \ 1 \ 0 \ 1 \rightarrow 1 \ 1 \ 0$$

1 1 1 0 (changes)

**Q4.** Consider the following MOD-N counter circuit



If the initial state of the circuit is  $Q_2Q_1Q_0$  is 100, then the value of N is\_\_\_\_\_

Answer:-7

Solution

|            | Clearly given counter circuit is synchronous.                                                                                                                                                  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                                                                                                                                                                                                |
|            | $R_2^+ = Q_0 \oplus Q_1$ $Q_0^+ = Q_1$                                                                                                                                                         |
|            |                                                                                                                                                                                                |
|            | $Q_2$ $Q_1$ $Q_0$ next state $Q_2^+Q_1^+Q_0^+$                                                                                                                                                 |
|            | 1 0 0 0 1 0                                                                                                                                                                                    |
|            | 0 1 0 1 0 1                                                                                                                                                                                    |
|            | 1 0 1 1 1 0                                                                                                                                                                                    |
|            | 1 1 0 1 1 1                                                                                                                                                                                    |
|            | 1 1 1 0 1 1                                                                                                                                                                                    |
|            | 0 1 1 0 0 1                                                                                                                                                                                    |
|            | 0 0 1 1 0 0                                                                                                                                                                                    |
|            | Mod 7 counter circuit.                                                                                                                                                                         |
| Q5.        | What is the appropriate output sequence of the following negative level edge triggered circuit                                                                                                 |
|            | assuming that initial state is 0(also assume that setup time is zero and hold time is equal to                                                                                                 |
|            | cycle time)?                                                                                                                                                                                   |
|            |                                                                                                                                                                                                |
|            |                                                                                                                                                                                                |
|            |                                                                                                                                                                                                |
|            | CLK _                                                                                                                                                                                          |
|            |                                                                                                                                                                                                |
|            | (a) 001111                                                                                                                                                                                     |
|            | (b)000110                                                                                                                                                                                      |
|            | (c)100101                                                                                                                                                                                      |
|            | (d) 001101                                                                                                                                                                                     |
| 06         | Answer :- D                                                                                                                                                                                    |
| <b>Q6.</b> |                                                                                                                                                                                                |
|            | What is the appropriate output sequence of the following positive level edge triggered circuit assuming that initial state is 0 (also assume that setup time is zero and hold time is equal to |





Answer:-2

#### Solution

No. of used states in n bit Johnson Counter = 2n

Total states in n bit counter =  $2^n$ 

 $\therefore$  No. of unused states =  $(2^n - 2n)$ 

For 3 bit:

Unused states =  $2^3 - 2 \times 3$ 

$$= 8 - 6$$

= 2 unused states.

# **Q12.** Which of the following is correct state diagram for a 4-bit Johnson counter?



# Answer:- A

#### **Solution**

4 bit Johnson Counter

| $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ next State $Q_0^+$ | $Q_1^+  Q_2^+  \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $ | $Q_3^+$ |   |   |
|-------|-------|-------|--------------------------|------------------------------------------------------|---------|---|---|
| 0     | 0     | 0     | 0                        | 1                                                    | 0       | 0 | 0 |
| 1     | 0     | 0     | 0                        | 1                                                    | 1       | 0 | 0 |
| 1     | 1     | 0     | 0                        | 1                                                    | 1       | 1 | 0 |
| 1     | 1     | 1     | 0                        | 1                                                    | 1       | 1 | 1 |
| 1     | 1     | 1     | 1                        | 0                                                    | 1       | 1 | 1 |
| 0 /   | 1     | 1     | 1                        | 0                                                    | 0       | 1 | 1 |
| 0     | 0     | 1     | 1                        | 0                                                    | 0       | 0 | 1 |
| 0     | 0     | 0     | 1                        | 0                                                    | 0       | 0 | 0 |

Q13. The content of a 4-bit shift register is initially 1101. It is shifted to the left six times with the serial input being 101101. What is the content of the register at the end?

(a) 0110

(b) 1011

(c) 1101

(d) None

Answer :- C

# Solution

| Initial | Clock                       | Next |
|---------|-----------------------------|------|
| 1101    | $1^{st} \rightarrow$        | 1011 |
| 1011    | $2^{nd} \rightarrow$        | 0110 |
| 0110    | $3^{rd} \rightarrow$        | 1101 |
| 1101    | $4^{\text{th}} \rightarrow$ | 1011 |
| 1011    | $5^{\text{th}} \rightarrow$ | 0110 |
| 0110    | $6^{\text{th}} \rightarrow$ | 1101 |

**Trick:** As after 6<sup>th</sup> clock all 4 bit got washed and addition 2 bits from input also vanish (leftmost 2 bits), ∴we left with 1101

# **Q14.** Consider the following mod-N counter circuit:



The value of N is\_\_\_\_\_

Answer:-8

# **Solution**



|     | Q <sub>0</sub> | Q <sub>1</sub> | $Q_2$ |
|-----|----------------|----------------|-------|
|     | 0              | 0              | 0     |
|     | 1              | 0              | 0     |
| (5) | 0              | 1              | 1     |
| 1   | 1              | 1              | 1     |
|     | 0              | 0              | 1     |
|     | 1              | 0              | 1     |
|     | 0              | 1              | 0     |

|      | 1                          | 1                             | 0                 |                                                 |  |  |
|------|----------------------------|-------------------------------|-------------------|-------------------------------------------------|--|--|
|      | 1                          | 1                             | 0                 |                                                 |  |  |
|      | 0                          | 0                             | 0                 |                                                 |  |  |
|      | Mod 8 co                   | ounter                        |                   |                                                 |  |  |
| Q15. | Conside                    | r following                   | counter circu     | it:                                             |  |  |
|      | 1 -                        | T <sub>2</sub> Q <sub>2</sub> |                   |                                                 |  |  |
| İ    | After ho                   | w many sta                    | ates you will g   | get state 111(Q3Q2Q1) using initial state 000?  |  |  |
|      | Answer                     | :- 3                          |                   |                                                 |  |  |
|      | Solution                   |                               |                   |                                                 |  |  |
|      | $Q_2$                      | $Q_1$                         | $Q_0$             |                                                 |  |  |
|      | 0                          | 0                             | 0                 |                                                 |  |  |
|      | 1                          | 1                             | 0                 |                                                 |  |  |
|      | 0                          | 0                             | 1                 |                                                 |  |  |
|      | 1                          | 1                             | 1                 |                                                 |  |  |
|      | $T_2 = 1$                  | $D_1 = Q^2$                   | $J_0 = K_0 = Q_1$ |                                                 |  |  |
|      | After 2 s                  | tates form                    | initial state we  | e. Will get state 111                           |  |  |
| Q16. | Consider following figure, |                               |                   |                                                 |  |  |
|      | x —                        | <b>♦</b> ₽                    | -                 |                                                 |  |  |
|      | CLK —                      | <u> </u>                      |                   |                                                 |  |  |
|      | for what  Answer           |                               | you will get c    | omplement of previous state to find next state? |  |  |

Aliswei .-





X=1

Q17. For the synchronous circuit shown below which of the following is valid transition sequence for (Q2,Q1,Q0) Sequence?



(a) 
$$0 \rightarrow 1 \rightarrow 2 \rightarrow 4 \rightarrow 5 \rightarrow 7 \rightarrow 0$$

(c) 
$$0 \rightarrow 1 \rightarrow 2 \rightarrow 4 \rightarrow 7 \rightarrow 5 \rightarrow 0$$

(b) 
$$0 \rightarrow 1 \rightarrow 2 \rightarrow 3 \rightarrow 4 \rightarrow 5 \rightarrow 0$$

(d) 
$$0 \rightarrow 4 \rightarrow 2 \rightarrow 1 \rightarrow 5 \rightarrow 7 \rightarrow 0$$

Answer :- A

**Solution** 

$$\mathrm{D}0 = \overline{Q1} \; (\mathrm{Q2+Q0'})$$

| Q2 | Q1 | Q0 |
|----|----|----|
| 0  | 0  | 0  |
| 0  | 0  | 1  |
| 0  | 1  | 0  |
| 1  | 0  | 0  |
| 1  | 0  | 1  |
| 1  | 1  | 1  |
| 0  | 0  | 0  |

$$0 \rightarrow 1 \rightarrow 2 \rightarrow 4 \rightarrow 5 \rightarrow 7 \rightarrow 0$$

# Answer is A

Q18. If the present (ABC) state is 110, and the input X=0; what will be the next state if the flip flops input

functions are as follows:

$$K_A=1$$

$$J_B=A+C'X'$$

$$K_B=XC'+CX'$$

$$J_C = AX + A'B'X'$$

$$K_C = X$$

**Answer:-C** 

# Solution

$$J_A=B'X$$

$$J_B=A+C'X'$$
  $K_B=XC'+CX'=C\oplus X$ 

 $K_A=1$ 

$$J_C=AX+A'B'X'$$
  $K_C=X$ 

| A | В | С |
|---|---|---|
| 1 | 1 | 0 |
| 0 | 1 | 0 |

$$J_A=B'x=0$$

$$K_A = 1$$

$$J_B A + \bar{C}\bar{X} = 1 + 1.1 = 1$$

$$K_B = C \oplus X = 0 + X = X = 0$$

$$J_C = AX + \bar{A}\bar{B}\bar{X}$$

$$K_C = X = 0$$

The next output will be

010.

#### Answer is C

**Q19.** A sequential circuit with two D flip-flops A and B, and one input X is specified by the following input equations:

$$DA = AX + BX$$

$$DB = A'X$$

What are the next states of the flip-flops A and B if the present state of the flip-flops A, B and the input X equals, 001, 110 respectively:

Answer :- D

#### Solution

$$D_A = AX + BX$$
,  $D_B = \bar{A}X$ 

| A | В | X |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 |   |

| A | В | X |
|---|---|---|
| 1 | 1 | 0 |
| 0 | 0 |   |

If present state is 001 then next state of the flip- flop A & B is 01.

And if present state is 110 then next state of the flip-flop A &B is 00.

# Answer is D

**Q20.** In a J-K flip-flop we have J = 1 and K = Q. Assuming the flip-flop was initially cleared and then clocked for five pulses, the sequence at the Q output will be

(b) 1,0,0,1,0

(d) 1,0,1,0,1



- (a) 1,0,0,0,0
- (c) 1,1,0,0,1

Answer:- D

# **Solution**

Given 
$$J = 1$$
,  $K = Q$ 

Characteristic equation for J K flip flop

$$Q_{n+1} = J \; \overline{Q_n} \, + \, \overline{K} \; Q_n$$

$$Q_{n+1} = \overline{Q_n} + \overline{Q_n} \ Q_n = \overline{Q_n}$$

$$Q_{n+1} = Q_{n+1} = \overline{Q_n}$$

- $0 \quad 1^{st} \rightarrow$
- $1 \quad 2^{\text{nd}} \rightarrow 0$
- $0 \mid 3^{\text{rd}} \rightarrow 1$
- , ,
- $1 \quad 4^{th} \rightarrow \qquad \qquad 0$
- $0 \quad 5^{\text{th}} \rightarrow$

(d) 1, 0, 1, 0, 1

**Q21.** Consider the two D – flip-flops as shown below:

ear the the the barrier and the transfer to th



Both are to be connected as a synchronous counter that goes through the following  $Q_0$ ,  $Q_1$  sequence:  $00 \rightarrow 10 \rightarrow 11 \rightarrow 01 \rightarrow 00 \rightarrow ...$ 

The inputs  $D_0$ ,  $D_1$  respectively should be connected as:

- (a)  $\overline{Q_1}$  and  $Q_0$
- (b)  $Q_0$  and  $\overline{Q_1}$
- (c)  $\overline{Q_1}$   $Q_0$  and  $\overline{Q_0}$   $Q_1$
- (d)  $\overline{Q_1Q_0}$  and  $Q_1Q_0$

Answer :- A

Solution

Given

| $Q_0$ | Q <sub>1</sub> | $Q_0^+$ | $Q_1^+$ |
|-------|----------------|---------|---------|
| 0     | 0              | 1       | 0       |
| 1     | 0              | 1       | 1       |
| 1     | 1              | 0       | 1       |
| 0     | 1              | 0       | 0       |

 $Q_0^+$  K Map will be

$$Q_0$$
  $Q_1$   $Q_1$   $Q_2$   $Q_3$   $Q_4$   $Q_5$   $Q_5$ 

$$Q_0^+ = \overline{\mathbf{Q}_1}$$

 $Q_1^+$  K map will be



$$Q_1^+ = Q_0$$

**Q22.** Two D flip-flops are connected as a synchronous counter that goes through the following

 $Q_BQ_A$  sequence  $00 \rightarrow 11 \rightarrow 01 \rightarrow 10 \rightarrow 00$ . The combination to the inputs  $D_A$  and  $D_B$  are

(a) 
$$D_A = Q_B$$
;  $D_B = Q_A$ 

(b) 
$$D_A = \overline{Q_A}$$
;  $D_B = \overline{Q_B}$ 

(c)
$$D_A = Q_A \overline{Q_B} + \overline{Q_A} Q_B$$
;  $D_B = \overline{Q_A}$ 

(d) 
$$D_A = Q_A Q_B + \overline{Q_A Q_B}$$
;  $D_B = \overline{Q_B}$ 

Answer :- D

# Solution

| $Q_B$ | $Q_A$ | $D_B$ | $D_A$ |
|-------|-------|-------|-------|
| 0     | 0     | 1     | 1     |
| 1     | 1     | 0     | 1     |
| 0     | 1     | 1     | 0     |
| 1     | 0     | 0     | 0     |
| 0     | 0     |       |       |







# Answer is D

**Q23.** The next state table of a 2-bit saturating up counter is given below.

,0,

| $Q_{\rm l}$ | $Q_{\!\scriptscriptstyle 0}$ | $Q_{\rm l}^{\scriptscriptstyle +}$ | $\mathcal{Q}_{\scriptscriptstyle{0}}^{\scriptscriptstyle{+}}$ |
|-------------|------------------------------|------------------------------------|---------------------------------------------------------------|
| 0           | 0                            | 0                                  | 1                                                             |
| 0           | 1                            | 1                                  | 0                                                             |
| 1           | 0                            | 1                                  | 1                                                             |
| 1           | 1                            | 1                                  | 1                                                             |

The counter is built as a synchronous sequential circuit using T flip-flops. The expression for

T1 and T0 respectively are

(a) 
$$T_1 = Q_1 Q_0 T_0 = \bar{Q}_1 \bar{Q}_0$$

(b) 
$$T_1 = \overline{Q_1}Q_0T_0 = \overline{Q}_1 + \overline{Q}_0$$

(c) 
$$T_1 = Q_1 + Q_0 T_0 = Q_1 + \bar{Q}_0$$

(d) 
$$T_1 = Q_1 Q_0 T_0 = \bar{Q}_1 + \bar{Q}_0$$

**Answer :- B** 

Solution

Given:

|       |       |         |         | 1 /00/         |       |
|-------|-------|---------|---------|----------------|-------|
| $Q_1$ | $Q_0$ | $Q_1^+$ | $Q_0^+$ | T <sub>1</sub> | $T_0$ |
| 0     | 0     | 0       | 1       | 0              | 1     |
| 0     | 1     | 1       | 0       | 1              | 1     |
| 1     | 0     | 1       | 1       | 0              | 1     |
| 1     | 1     | 1       | 1       | 0              | 0     |

$$Q_1^+ = T_1 \oplus Q_1$$

$$T_1 = Q_1^+ \oplus Q_1$$

$$Q_0^+ = T_0 \oplus Q_0$$

$$T_0 = Q_0^+ \oplus Q_0$$

K - Map of T<sub>1</sub>& T<sub>0</sub> will be:

$$T_{1} = \begin{array}{c|cccc} Q_{1} & 0 & 1 \\ \hline 0 & 0 & 1 \\ \hline 1 & 0 & 0 \end{array}$$

$$T_0 = Q_0 \begin{array}{c|ccc} Q_1 & 0 & 1 \\ 0 & 1 & 1 \\ 1 & 1 & 0 \end{array}$$

$$T_1 = \overline{Q_1}Q_0$$

$$T_0 = \overline{Q_1} + \overline{Q_0}$$

**Q24.** Consider the following circuit involving three D-type flip-flops used in a certain type of

counter configuration.



If all the flip-flops were reset to 0 at power on, what is the total number of distinct outputs (states) represented by PQR generated by the counter?\_\_\_\_\_

Answer:-4

# Solution

Given:

$$D_2^+ = R$$

$$D_1^+ = \overline{P + R}$$

$$D_0^+ = Q. \overline{R}$$

| P | Q | R | $D_2^+ = R$ | $D_1^+ = \overline{P + R}$ | $D_0^+ = Q. \overline{R}$ |
|---|---|---|-------------|----------------------------|---------------------------|
| 0 | 0 | 0 | 0           | 1                          | 0                         |
| 0 | 1 | 0 | 0           | 1                          | 1                         |
| 0 | 1 | 1 | 10          | 0                          | 0                         |
| 1 | 0 | 0 | 0           | 0                          | 0                         |

PQR has 4 distinct outputs (states).

# **Q25.** Consider the logical circuit shown below:



If initially ABC = 000 then after how many clock pulses the circuit will reach its initial

stage?\_\_\_\_

# Answer:-6

# Solution

$$J_A = \overline{Qc} = K_A = Qc$$

$$D_B = Q_A \;,\; J_C = \mathrm{QB}\; \mathrm{Kc} = \overline{QB}.$$

| A | В | C |
|---|---|---|
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |
| 1 | 1 | 1 |
| 0 | 1 | 1 |
| 0 | 0 | 1 |
| 0 | 0 | 0 |

| $J_A=1$ | $K_A=0$           | D <sub>B</sub> =0        | <i>J<sub>C</sub></i> =0 | $K_C = 1$ |
|---------|-------------------|--------------------------|-------------------------|-----------|
| $J_A=1$ | $K_A=0$           | <i>D</i> <sub>B</sub> =1 | J <sub>C</sub> =0       | $K_C = 1$ |
| $J_A=1$ | K <sub>A</sub> =0 | $D_B=1$                  | J <sub>c</sub> =1       | $K_C = 0$ |
| $J_A=0$ | K <sub>A</sub> =1 | D <sub>B</sub> =1        | J <sub>c</sub> =1       | $K_C = 0$ |
| $J_A=0$ | K <sub>A</sub> =1 | D <sub>B</sub> =0        | <i>J<sub>C</sub></i> =1 | $K_C = 0$ |
| $J_A=0$ | $K_A=1$           | D <sub>B</sub> =0        | $J_C=0$                 | $K_C = 1$ |

# Answer is 6

**Q26.** For the circuit shown below which of the following is valid transition sequence(Q0Q1)?



(a) 
$$00 \rightarrow 01 \rightarrow 11 \rightarrow 00$$

(b) 
$$00 \to 10 \to 11 \to 00$$

(c) 
$$00 \rightarrow 11 \rightarrow 10 \rightarrow 00$$

(d) 
$$00 \rightarrow 01 \rightarrow 11 \rightarrow 10$$

Answer :- (d)

# Solution

$$D_0 = Q_0 + Q_1$$

$$D_1 = \overline{Q_0}$$

| $Q_0$ | $Q_1$ |
|-------|-------|
| 0     | 0     |
| 0     | 1     |
| 1     | 1     |
| 0     | 0     |

Sequence will be  $00\rightarrow01\rightarrow11\rightarrow00$ 

### Answer is A

- **Q27.** In a clocked S-R flip flop, R is connected with S through an inverter, the circuit is called
  - (a) JK flip-flop
  - (b) T flip-flop
  - (c) D flip-flop
  - (d) None of these

**Answer:-C** 

### Solution

Solution: In a clocked S-R flip-flop, R is connected with S through an inverter, the circuit is D flip-flop.



SR to D Verification Table

| Input       | /In | Intermediate Inputs |       |       |   | outs |
|-------------|-----|---------------------|-------|-------|---|------|
| D           | Q   | Q                   | S = D | R = D | Q | Q    |
| 0           | 0   | 1                   | 0     | 1     | 0 | 1    |
| 0           | 1   | 0                   | 0     | 1     | 0 | 1    |
| 1           | 0   | 1                   | 1     | 0     | 1 | 0    |
| <b>=1</b> % | 1   | 0                   | 1     | 0     | 1 | 0    |

Truth Table of D Flip-Flop

| Input | Outputs       |                  |  |  |
|-------|---------------|------------------|--|--|
|       | Present State | Next State       |  |  |
| D     | Qn            | Q <sub>n+1</sub> |  |  |
| 0     | 0             | 0                |  |  |
| 0     | 1             | 0                |  |  |
| 1     | 0             | 1                |  |  |
| 1     | 1             | 1                |  |  |
| - 4   | - 1           | 31               |  |  |

# Answer is C

**Q28.** Given the following sequential circuit consisting of a T flip-flop and an XOR (exclusive-OR) gate, which is its state transition diagram?



For the next two questions, consider the following state transition table of a sequential circuit with 2 D flip-flops A and B, and an external input X:

|   | Curre            | nt state | Next    |                      |
|---|------------------|----------|---------|----------------------|
| X | $\boldsymbol{A}$ | В        | $A^{+}$ | $\boldsymbol{B}^{+}$ |
| 0 | 0                | 0        | 0       | 1                    |
| 0 | 0                | 1        | 1       | 0                    |
| 0 | 1                | 0        | 1       | 1                    |
| 0 | 1                | 1        | 0       | 0                    |
| 1 | 0                | 0        | 0       | 0                    |
| 1 | 0                | 1        | 1       | 1                    |
| 1 | 1                | 0        | 1       | 0                    |
| 1 | 1                | 1        | 0       | 1                    |

**Q29.** Which of the following is the D-input of flip-flop A?

- (A) A.B' + A'.B
- (B) A.B + A'.B'
- (C)A + B
- (D)A' + B'

Answer :- A

Solution

# **Q30.** [MSQ]

Which of the following is the D-input of flip-flop B?

- (A)X
- (B)X'
- (C) X.A + X'.A'
- (D) X.B + X'.B'

**Answer:-D** 

Solution

Q31. Figure shows a mod-K-counter:



The value of K is

- (A) 1
- (B) 2
- (C) 3
- (D) 4

Answer:-(c)

**Solution** 

$$JA = QB'$$
,  $KA = 1$ 

$$JB = QA$$
,  $KB = 1$ 

| A | В |
|---|---|
| 0 | 0 |
| 1 | 0 |
| 0 | 1 |
| 0 | 0 |

It Is mode 3 counter.

# Q32. Consider the following asynchronous counter:



The output sequence of the above counter with initial values of Q0Q1Q2=000 is.

- (A) 000, 111, 011, 101, 001, 110, 000
- (B) 000, 111, 010, 100, 000
- (C) 000, 001, 010, 011, 100, 101, 110, 111, 000
- (D) 000, 111, 010, 100, 000

Answer: - None.

000, 111, 011, 101, 001, 110,010,100, 000

# Solution

Given: Counter circuit is Asynchronous.

| Q <sub>0</sub> | Q <sub>1</sub> | Q <sub>2</sub> | $Q_0^+$ | $Q_1^+$ | $Q_2^+$ |
|----------------|----------------|----------------|---------|---------|---------|
| 0              | 0              | 0              | 1       | 1       | 1       |
| 1              | 1              | 1              | 0       | 1       | 1       |
| 0              | 1              | 1              | 1       | 0       | 1       |
| 1              | 0              | 1              | 0       | 0       | 1       |
| 0              | 0              | 1              | 1       | 1       | 0       |
| 1              | 1              | 0              | 0       | 1       | 0       |
| 0              | 1              | 0              | 1       | 0       | 0       |
| 1              | 0              | 0              | 0       | 0       | 0       |

Q33. The given Figure shows a ripple counter using positive edge triggered flip flops. If the present state of the counter is  $Q_2 Q_1 Q_0 = 011$  then its next state ( $Q_2 Q_1 Q_0$ ) will be



(a) 010

(b) 100 (c) 111

(d) 101

# **Answer:-B**

# **Solution**

T<sub>1</sub> changes when T<sub>0</sub> changes from 1 to 0

T<sub>2</sub> changes when T<sub>1</sub> charges from 1 to 0

| $Q_2$ | $Q_1$ | Q | $Q_2^+$ | $Q_1^+$ | $Q_0^+$ |
|-------|-------|---|---------|---------|---------|
| 0     | 1     | 1 | 1       | 0       | 0       |
| 1     | 0     | 0 | 1       | 0       | 1       |
| 1     | 0     | 1 | 1       | 1       | 0       |
| 1/    | 1     | 0 | 1       | 1       | 1       |
| 1     | 1     | 1 | 0       | 0       | 0       |
| 0     | 0     | 0 | 0       | 0       | 1       |
| 0     | 0     | 1 | 0       | 1       | 0       |
| 0     | 1     | 0 | 0       | 1       | 1       |







| (b) | Clk | S | R | Q(t+1) |
|-----|-----|---|---|--------|
| .,  | 0   | X | X | Q(t)   |
|     | 1   | 0 | 0 | 0      |
|     | 1   | 0 | 1 | 1      |
|     | 1   | 1 | 0 | Q(t)   |
|     | 1   | 1 | 1 | X      |

| (c) | Clk | S | R | Q(t+1)       | (d) Clk | S | R | Q(t+1)            |
|-----|-----|---|---|--------------|---------|---|---|-------------------|
|     | 0   | X | X | Q(t)<br>Q(t) | 0       | X | X | Q(t)<br>Q(t)<br>0 |
|     | 1   | 0 | 0 | Q(t)         | 1       | 0 | 0 | Q(t)              |
|     | 1   | 0 | 1 | 1            | 1       | 0 | 1 | 0                 |
|     | 1   | 1 | 0 | 0<br>X       | 1       | 1 | 0 | 1                 |
|     | 1   | 1 | 1 | X            | 1       | 1 | 1 | 1<br>Q(t)         |

# Answer:- A

# Solution



| clk | S | R | Qt | Qt+1 |
|-----|---|---|----|------|
| 0   | × | × | 0  | 0    |
| 1   | 0 | 0 | 0  | 0    |
| 1   | 0 | 0 | 1  | 1    |
| 1   | 0 | 1 | 0  | 0    |
| 1   | 0 | 1 | 1  | 0    |
| 1   | 1 | 0 | 0  | 1//  |
| 1   | 1 | 0 | 1  | 1    |
| 1   | 1 | 1 | X  | ×    |

Q35. The output sequence (Q1Q2) produced by the following counter circuit is



(a) 
$$00 \rightarrow 11 \rightarrow 10 \rightarrow 00$$

(b) 
$$00 \to 11 \to 01 \to 00$$

(c) 
$$00 \rightarrow 11 \rightarrow 10 \rightarrow 01 \rightarrow 00$$

# Answer :- A

# **Solution**

Given, 
$$J_1 = K_1 = \overline{Q_2}$$

$$J_2 = \overline{Q_1} K_2 = 1$$

$$K_2 = 1$$

$$Q_1^+ = J_1 \overline{Q_1} + \overline{K_1} Q_1$$

$$= \overline{\mathbb{Q}_2 \mathbb{Q}_1} + \overline{\overline{\mathbb{Q}_2}} \, \mathbb{Q}_1 \Rightarrow \mathbb{Q}_2 \odot \mathbb{Q}_1$$

$$Q_2^+ = J_2\overline{Q_2} + \overline{K_2}Q_2$$

$$= \overline{Q_1Q_2} + 0 \Rightarrow \overline{Q_1 + Q_2}$$

| Q <sub>1</sub> | $Q_2$ | $Q_1^+$ | $Q_2^+$ |
|----------------|-------|---------|---------|
| 0              | 0     | 1       | 1       |
| 1              | 1     | 1       | 0       |
| 1              | 0     | 0       | 0       |

Sequence  $00 \rightarrow 11 \rightarrow 10 \rightarrow 00$ 

A 4-bit shift register circuit configured for right-shift operation is  $D_{in} \rightarrow A$ ,  $A \rightarrow B$ ,  $B \rightarrow C$ , CQ36.

 $\rightarrow$  D, is shown. If the present state of the shift register is ABCD = 1101, the number of clock cycles required to reach the state ABCD = 1111 is



**Answer** :- 10

# **Solution**

$$A^+ = A \oplus D$$

$$B^+ = A$$

$$C^+ = B$$

$$D^+ = C$$

| A | В | С | D |     | A <sup>+</sup> | B+ | C <sup>+</sup> | D <sup>+</sup> |
|---|---|---|---|-----|----------------|----|----------------|----------------|
| 1 | 1 | 0 | 1 | 1ST | 0              | 1  | 1              | 0              |
| 0 | 1 | 1 | 0 | 2ND | 0              | 0  | 1              | 1              |
| 0 | 0 | 1 | 1 | 3rd | 1              | 0  | 0              | 1              |
| 1 | 0 | 0 | 1 | 4TH | 0              | 1  | 0              | 0              |

| 0 | 1 | 0 | 0 | 5TH  | 0 | 0 | 1 | 0 |  |
|---|---|---|---|------|---|---|---|---|--|
| 0 | 0 | 1 | 0 | 6TH  | 0 | 0 | 0 | 1 |  |
| 0 | 0 | 0 | 1 | 7TH  | 1 | 0 | 0 | 0 |  |
| 1 | 0 | 0 | 0 | 8TH  | 1 | 1 | 0 | 0 |  |
| 1 | 1 | 0 | 0 | 9TH  | 1 | 1 | 1 | 0 |  |
| 1 | 1 | 1 | 0 | 10TH | 1 | 1 | 1 | 1 |  |

Q37. For the circuit shown in the figure, the delay of the bubbled NAND gate is 2ns and that of the counter is assumed to be zero.



If the clock (Clk) frequency is 1 GHz, then the counter behaves as a

- (a) mod-5 counter
- (b) mod-6 counter
- (c) mod-7 counter
- (d) mod-8 counter

#### Answer :- D

#### Solution

|     |    |    |    | o/p of |       |       |         |
|-----|----|----|----|--------|-------|-------|---------|
| Clk | Q2 | Q1 | Q0 | NAND   | Q + 2 | Q + 1 | $Q_0^+$ |
| -   | 0  | 0  | 0  | 1      | 0     | 0     | 1       |
| 1   | 0  | 0  | 1  | 1      | 0     | 1     | 0       |
| 2   | 0  | 1  | 0  | 1      | 0     | 1     | 1       |
| 3   | 0  | 1  | 1  | 1      | 1     | 0     | 0       |
| 4   | 1  | 0  | 0  | 1      | 1     | 0     | 1       |
| 5   | 1  | 0  | 1  | 1      | 1     | 1     | 0       |
| 6   | 1  | 1  | 0  | 0      | 0     | 0     | 0       |

If delay Of NAND gate is 0 then given circuit acts like mod-6 counter. But Here delay of NAND is 2ns so it will count two more clock before it resets the counter (: clock period =1 ns, gate delay =2ns)

∴so the given counter acts like Mod-8 counter

**Q38.** Consider the following circuit with A as the MSB



The output after the 4th clock pulse is \_\_\_\_\_, if initial state is 110.

**Answer** :- 100

# Solution

Given # 
$$J_A = K_A = 1$$

$$A^+ = J_A \overline{Q_A} + \overline{K_A} Q_A$$

$$A^+ = \overline{A}$$

# 
$$J_B = A\overline{C}$$
,  $K_B = A$ 

$$B^+ = J_B \overline{Q_B} \, + \, \overline{K_B} Q_B$$

$$B^+ = A\overline{C}\overline{B} + \overline{A}B$$

$$\# J_C = AB, K_C = A$$

$$C^+ = J_C \overline{Q_C} + \overline{K_C} Q_C$$

$$C^+ = AB\overline{C} + \overline{A}C$$

| A | ВС  |                   | A <sup>+</sup> | B+ | C <sup>+</sup> |
|---|-----|-------------------|----------------|----|----------------|
| 1 | 1 0 | 1 <sup>st</sup>   | 0              | 0  | 1              |
| 0 | 0 1 | 2 <sup>nd</sup> → | 1              | 0  | 1              |
| 1 | 0 1 | 3rd <b>→</b>      | 0              | 0  | 0              |
| 0 | 0 0 | 4 <sup>th</sup> → | 1              | 0  | 0              |

Q39. The Ripple counter shown in the figure works as a



(a) Mod 3 up counter

- (b) Mod 5 up counter
- (c) Mod 3 down counter
- (d) Mod 5 down counter

Answer :- (d)

### **Solution**

Given circuit is Asynchronous counter in which

- #  $Q_1$  Changes when  $Q_0$  changes from 0 to 1.
- # Q2 changes when  $Q_1$  changes from 0 to 1.

|    |    | 0  |
|----|----|----|
| Q0 | Q1 | Q2 |
| 1  | 1  | 1  |
| 0  | 1  | 1  |
| 1  | 0  | 1  |
| 0  | 0  | 1  |
| 1  | 1  | 0  |
| 0  | 1  | 0  |

It is mod-5 down counter.

# **Q40.** Consider the following circuit:



The state transition diagram for the circuit shown is

(a)



(c)



**(b)** 



(d)



Answer :- D

# Solution

By given circuit diagram

$$D = QA + \overline{Q}\overline{A}$$

$$D = Q \odot A$$

$$Q^+ = R \odot A$$

|          | $Q_n$ A $Q_{n+1}$                                                                                           |
|----------|-------------------------------------------------------------------------------------------------------------|
|          | 0 0 1                                                                                                       |
|          | 0 1 0                                                                                                       |
|          | 1 0 0                                                                                                       |
|          | 1 1 1                                                                                                       |
|          | A=1                                                                                                         |
|          | ::Correct answer is (d)                                                                                     |
| Time :40 | min Digital Test-1 Marks:50                                                                                 |
| Q1.      | Given the function $F(A,B,C,D) = \Sigma m(0, 2, 5, 8, 10, 15)$ . How many <i>prime implicants</i> are there |
|          | in its K- map?                                                                                              |
|          | (A)6 (B) 5 (C)4 (D)3                                                                                        |
|          |                                                                                                             |
| Q2.      | Given the function $G(A,B,C) = \Sigma m(1,3) + d(4,5,6,7)$ . What is the <i>minimum number of gate</i> that |
|          | can be used to implement this function?                                                                     |
|          | (A)0 (B)1 (C)2 (D)3                                                                                         |
| Q3.      | Which of the following Boolean expression represents the function performed by the                          |
| P        | following circuit?                                                                                          |
|          | 1 — 00<br>0 — 01<br>0 — 10<br>0 — 11<br>0 — 11<br>0 — 11<br>0 — 11                                          |
|          | $(A)C`D`+A`B`(C\oplus D) \qquad (B)A`B`+C`D`+C\oplus D(C)A`B`+C`D` \qquad (D)A`B`C`D`$                      |
| Q4.      | A Boolean expression $f(x y,z) = xyz + x \bar{y} z + \bar{x}y\bar{z} + xy\bar{z}$ will reduce to            |